## M68HC11E Series Programming Model



# **Crystal Dependent Timer Summary**

|            | Selected | Comi    | mon XTAL Freque | ncies    |
|------------|----------|---------|-----------------|----------|
|            | Crystal  | 4.0 MHz | 8.0 MHz         | 12.0 MHz |
| CPU Clock  | (E)      | 1.0 MHz | 2.0 MHz         | 3.0 MHz  |
| Cycle Time | (1/E)    | 1000 ns | 500 ns          | 333 ns   |

# **Interrupt Vector Assignments**

| Vector<br>Address   | Interrupt<br>Source                                                                                                                                                        | CCR<br>Mask Bit | Local<br>Mask                     |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------------------|
| FFC0, C1 – FFD4, D5 | Reserved                                                                                                                                                                   | _               | _                                 |
| FFD6, D7            | SCI serial system <sup>(1)</sup> • SCI receive data register full • SCI receiver overrun • SCI transmit data register empty • SCI transmit complete • SCI idle line detect | I               | RIE<br>RIE<br>TIE<br>TCIE<br>ILIE |
| FFD8, D9            | SPI serial transfer complete                                                                                                                                               | I               | SPIE                              |
| FFDA, DB            | Pulse accumulator input edge                                                                                                                                               | I               | PAII                              |
| FFDC, DD            | Pulse accumulator overflow                                                                                                                                                 | 1               | PAOVI                             |
| FFDE, DF            | Timer overflow                                                                                                                                                             | 1               | TOI                               |
| FFE0, E1            | Timer input capture 4/output compare 5                                                                                                                                     | 1               | 14/051                            |
| FFE2, E3            | Timer output compare 4                                                                                                                                                     | I               | OC4I                              |
| FFE4, E5            | Timer output compare 3                                                                                                                                                     | I               | OC3I                              |
| FFE6, E7            | Timer output compare 2                                                                                                                                                     | I               | OC2I                              |
| FFE8, E9            | Timer output compare 1                                                                                                                                                     | I               | OC1I                              |
| FFEA, EB            | Timer input capture 3                                                                                                                                                      | I               | IC3I                              |
| FFEC, ED            | Timer input capture 2                                                                                                                                                      | I               | IC2I                              |
| FFEE, EF            | Timer input capture 1                                                                                                                                                      | I               | IC1I                              |
| FFF0, F1            | Real-time interrupt                                                                                                                                                        | I               | RTII                              |
| FFF2, F3            | IRQ/ (external pin)                                                                                                                                                        | I               | None                              |
| FFF4, F5            | XIRQ/ (external pin)                                                                                                                                                       | Х               | None                              |
| FFF6, F7            | Software interrupt                                                                                                                                                         | None            | None                              |
| FFF8, F9            | Illegal opcode trap                                                                                                                                                        | None            | None                              |
| FFFA, FB            | COP failure                                                                                                                                                                | None            | NOCOP                             |
| FFFC, FD            | Clock monitor fail                                                                                                                                                         | None            | CME                               |
| FFFE, FF            | RESET                                                                                                                                                                      | None            | None                              |

### NOTES:

1. Interrupts generated by SCI; read SCSR to determine source. Refer to HPRIO register to determine priority of interrupt.

# Opcode Maps Page 1

|      |    |      | D      | IR   |      |      |      |       |      |      |      |       |      |        |      |       |      |   |
|------|----|------|--------|------|------|------|------|-------|------|------|------|-------|------|--------|------|-------|------|---|
|      |    |      |        |      |      |      |      |       |      |      | AC   | CA    |      |        | AC   | СВ    |      | ] |
|      | [  | INH  | INH    | REL  | INH  | ACCA | ACCB | IND,X | EXT  | IMM  | DIR  | IND,X | EXT  | IMM    | DIR  | IND,X | EXT  |   |
| LSB  | SB | 0000 | 0001   | 0010 | 0011 | 0100 | 0101 | 0110  | 0111 | 1000 | 1001 | 1010  | 1011 | 1100   | 1101 | 1110  | 1111 | ] |
|      |    | 0    | 1      | 2    | 3    | 4    | 5    | 6     | 7    | 8    | 9    | A     | В    | С      | D    | E     | F    |   |
| 0000 | 0  | TEST | SBA    | BRA  | TSX  |      | NE   | EG    |      |      |      |       | S    | UB     |      |       |      | 0 |
| 0001 | 1  | NOP  | СВА    | BRN  | INS  |      |      |       |      |      |      |       | С    | MP     |      |       |      | 1 |
| 0010 | 2  | IDIV | BRSET  | BHI  | PULA |      |      |       |      |      |      |       | S    | ВС     |      |       |      | 2 |
| 0011 | 3  | EDIV | BRCLR  | BLS  | PULB |      | CC   | OM    |      |      | SL   | JBD   |      |        | AD   | DD    |      | 3 |
| 0100 | 4  | LSRD | BSET   | BCC  | DES  |      | LS   | SR    |      |      |      |       | А    | ND     |      |       |      | 4 |
| 0101 | 5  | ASLD | BCLR   | BCS  | TXS  |      |      |       |      |      |      |       | E    | BIT    |      |       |      | 5 |
| 0110 | 6  | TAP  | TAB    | BNE  | PSHA |      | RC   | OR    |      |      |      |       | L    | DA     |      |       |      | 6 |
| 0111 | 7  | TPA  | TBA    | BEQ  | PSHB |      | AS   | SR    |      |      |      | STA   |      |        |      | STA   |      | 7 |
| 1000 | 8  | INX  | PAGE 2 | BVC  | PULX |      | AS   | SL    |      |      |      |       | E    | OR     |      |       |      | 8 |
| 1001 | 9  | DEX  | DAA    | BVS  | RTS  |      | RO   | OL    |      |      |      |       | А    | DC     |      |       |      | 9 |
| 1010 | Α  | CLV  | PAGE 3 | BPL  | ABX  |      | DE   | EC    |      |      |      |       | 0    | RA     |      |       |      | Α |
| 1011 | В  | SEV  | ABA    | ВМІ  | RTI  |      |      |       |      |      |      |       | А    | DD     |      |       |      | В |
| 1100 | С  | CLC  | BSET   | BGE  | PSHX |      | IN   | IC    |      |      | С    | PX    |      |        | L[   | DD    |      | С |
| 1101 | D  | SEC  | BCLR   | BLT  | MUL  |      | TS   | ST    |      | BSR  |      | JSR   |      | PAGE 4 |      | STD   |      | D |
| 1110 | Ε  | CLI  | BRSET  | BGT  | WAI  |      |      | JN    | ИΡ   |      | LI   | DS    |      |        | L[   | ΟX    |      | E |
| 1111 | F  | SEI  | BRCLR  | BLE  | SWI  |      | Cl   | LR    |      | XGDX |      | STS   |      | STOP   |      | STX   |      | F |
|      |    | 0    | 1      | 2    | 3    | 4    | 5    | 6     | 7    | 8    | 9    | Α     | В    | С      | D    | E     | F    |   |
|      | •  |      | INI    | D,X  |      |      |      |       |      |      |      |       |      |        |      |       |      | - |

# Page 2 (18XX)

IND,Y

|      |   |      |       |      |      |      |      |       |      |      | AC   | CA    |      |      | AC   | СВ    |      |   |
|------|---|------|-------|------|------|------|------|-------|------|------|------|-------|------|------|------|-------|------|---|
|      |   | INH  |       |      | INH  |      |      | IND,Y |      | IMM  | DIR  | IND,X | EXT  | IMM  | DIR  | IND,X | EXT  |   |
| LSB  | В | 0000 | 0001  | 0010 | 0011 | 0100 | 0101 | 0110  | 0111 | 1000 | 1001 | 1010  | 1011 | 1100 | 1101 | 1110  | 1111 |   |
| LOD  |   | 0    | 1     | 2    | 3    | 4    | 5    | 6     | 7    | 8    | 9    | Α     | В    | С    | D    | E     | F    |   |
| 0000 | 0 |      |       |      | TSY  |      |      | NEG   |      |      |      | SUB   |      |      |      | SUB   |      | 0 |
| 0001 | 1 |      |       |      |      |      |      |       |      |      |      | CMP   |      |      |      | CMP   |      | 1 |
| 0010 | 2 |      |       |      |      |      |      |       |      |      |      | SBC   |      |      |      | SBC   |      | 2 |
| 0011 | 3 |      |       |      |      |      |      | COM   |      |      |      | SUBD  |      |      |      | ADDD  |      | 3 |
| 0100 | 4 |      |       |      |      |      |      | LSR   |      |      |      | AND   |      |      |      | AND   |      | 4 |
| 0101 | 5 |      |       |      | TYS  |      |      |       |      |      |      | BIT   |      |      |      | BIT   |      | 5 |
| 0110 | 6 |      |       |      |      |      |      | ROR   |      |      |      | LDA   |      |      |      | LDA   |      | 6 |
| 0111 | 7 |      |       |      |      |      |      | ASR   |      |      |      | STA   |      |      |      | STA   |      | 7 |
| 1000 | 8 | INY  |       |      | PULY |      |      | ASL   |      |      |      | EOR   |      |      |      | EOR   |      | 8 |
| 1001 | 9 | DEY  |       |      |      |      |      | RDL   |      |      |      | ADC   |      |      |      | ADC   |      | 9 |
| 1010 | Α |      |       |      | ABY  |      |      | DEC   |      |      |      | ORA   |      |      |      | ORA   |      | А |
| 1011 | В |      |       |      |      |      |      |       |      |      |      | ADD   |      |      |      | ADD   |      | В |
| 1100 | С |      | BSET  |      | PSHY |      |      | INC   |      |      | CI   | PΥ    |      |      |      | LDD   |      | С |
| 1101 | D |      | BCLR  |      |      |      |      | TST   |      |      |      | JSR   |      |      |      | STD   |      | D |
| 1110 | Е |      | BRSET |      |      |      |      | JMP   |      |      |      | LDS   |      |      | LI   | DY    |      | E |
| 1111 | F |      | BRCLR |      |      |      |      | CLR   |      | XGDY |      | STS   |      |      |      | STY   |      | F |
|      |   | 0    | 1     | 2    | 3    | 4    | 5    | 6     | 7    | 8    | 9    | Α     | В    | С    | D    | E     | F    |   |

# Page 3 (1AXX)

|      |    |      |      |      |      |      |      |      |      |      | AC   | CA    |      |      | AC   | СВ    |      |   |
|------|----|------|------|------|------|------|------|------|------|------|------|-------|------|------|------|-------|------|---|
|      |    |      |      |      |      |      |      |      |      | IMM  | DIR  | IND,X | EXT  |      |      | IND,X |      |   |
| LSB  | SB | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010  | 1011 | 1100 | 1101 | 1110  | 1111 |   |
| LOD  |    | 0    | 1    | 2    | 3    | 4    | 5    | 6    | 7    | 8    | 9    | Α     | В    | С    | D    | E     | F    |   |
| 0000 | 0  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | 0 |
| 0001 | 1  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | 1 |
| 0010 | 2  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | 2 |
| 0011 | 3  |      |      |      |      |      |      |      |      |      | CI   | PD    |      |      |      |       |      | 3 |
| 0100 | 4  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | 4 |
| 0101 | 5  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | 5 |
| 0110 | 6  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | 6 |
| 0111 | 7  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | 7 |
| 1000 | 8  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | 8 |
| 1001 | 9  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | 9 |
| 1010 | А  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | Α |
| 1011 | В  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | В |
| 1100 | С  |      |      |      |      |      |      |      |      |      |      | CPY   |      |      |      |       |      | С |
| 1101 | D  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | D |
| 1110 | Е  |      |      |      |      |      |      |      |      |      |      |       |      |      |      | LDY   |      | E |
| 1111 | F  |      |      |      |      |      |      |      |      |      |      |       |      |      |      | STY   |      | F |
|      |    | 0    | 1    | 2    | 3    | 4    | 5    | 6    | 7    | 8    | 9    | Α     | В    | С    | D    | E     | F    |   |

# Page 4 (CDXX)

|      |    |      |      |      |      |      |      |      |      |      | AC   | CA    |      |      | AC   | СВ    |      |   |
|------|----|------|------|------|------|------|------|------|------|------|------|-------|------|------|------|-------|------|---|
|      |    |      |      |      |      |      |      |      |      |      |      | IND,Y |      |      |      | IND,Y |      |   |
| LSB  | SB | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010  | 1011 | 1100 | 1101 | 1110  | 1111 |   |
| LOD  |    | 0    | 1    | 2    | 3    | 4    | 5    | 6    | 7    | 8    | 9    | Α     | В    | С    | D    | E     | F    |   |
| 0000 | 0  |      |      |      | '    |      |      |      |      | ,    |      |       |      |      | ,    |       |      | 0 |
| 0001 | 1  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | 1 |
| 0010 | 2  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | 2 |
| 0011 | 3  |      |      |      |      |      |      |      |      |      |      | CPD   |      |      |      |       |      | 3 |
| 0100 | 4  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | 4 |
| 0101 | 5  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | 5 |
| 0110 | 6  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | 6 |
| 0111 | 7  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | 7 |
| 1000 | 8  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | 8 |
| 1001 | 9  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | 9 |
| 1010 | Α  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | Α |
| 1011 | В  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | В |
| 1100 | С  |      |      |      |      |      |      |      |      |      |      | CPX   |      |      |      |       |      | С |
| 1101 | D  |      |      |      |      |      |      |      |      |      |      |       |      |      |      |       |      | D |
| 1110 | Е  |      |      |      |      |      |      |      |      |      |      |       |      |      |      | LDX   |      | E |
| 1111 | F  |      |      |      |      |      |      |      |      |      |      |       |      |      |      | STX   |      | F |
|      |    | 0    | 1    | 2    | 3    | 4    | 5    | 6    | 7    | 8    | 9    | A     | В    | С    | D    | E     | F    |   |

### **Branches**

### **Simple Branches**

| Mnemonic | Opcode | Cycles |
|----------|--------|--------|
| BRA      | 20     | 3      |
| BRN      | 21     | 3      |
| BSR      | 8D     | 7      |

### **Simple Conditional Branches**

| Toot  | Tr          | ue     | Fa          | lse    |
|-------|-------------|--------|-------------|--------|
| Test  | Instruction | Opcode | Instruction | Opcode |
| N = 1 | BMI         | 2B     | BPL         | 2A     |
| Z = 1 | BEQ         | 27     | BNE         | 26     |
| V = 1 | BVS         | 29     | BVC         | 28     |
| C = 1 | BCS         | 25     | BCC         | 24     |

### **Signed Conditional Branches**

| Toot  | Tr          | ue     | Fa          | lse    |
|-------|-------------|--------|-------------|--------|
| Test  | Instruction | Opcode | Instruction | Opcode |
| r > m | BGT         | 2E     | BLE         | 2F     |
| r ≥ m | BGE         | 2C     | BLT         | 2D     |
| r = m | BEQ         | 27     | BNE         | 26     |
| r ≤ m | BLE         | 2F     | BGT         | 2E     |
| r < m | BLT         | 2D     | BGE         | 2C     |

## **Unsigned Conditional Branches**

| Toot  | Tr          | ue     | False       |        |  |  |  |  |  |
|-------|-------------|--------|-------------|--------|--|--|--|--|--|
| Test  | Instruction | Opcode | Instruction | Opcode |  |  |  |  |  |
| r > m | BHI         | 22     | BLS         | 23     |  |  |  |  |  |
| r ≥ m | BHS/BCC     | 24     | BL0/BCS     | 25     |  |  |  |  |  |
| r = m | BEQ         | 27     | BNE         | 26     |  |  |  |  |  |
| r ≤ m | BLS         | BHI    | 22          |        |  |  |  |  |  |
| r < m | BLO/BCS     | 25     | BHS/BCC     | 24     |  |  |  |  |  |

### **Bit Manipulation Branches**

### **BRCLR**

Branch if all selected bits are clear (opcode) (operand addr) (mask) (rel offset) M • mm = 0? M = operand in memory; mm = mask

#### **BRSET**

Branch if all selected bits are set (opcode) (operand addr) (rel offset)

(M) • mm = 0? M = operand in memory; mm = mask

# **Instruction Set**

This table shows all the M68HC11 instructions in all possible addressing modes. For each instruction, the table shows the operand construction, the number of machine code bytes, and execution time in CPU Eclock cycles

|            | 0                          | Di-i                                  | Addressing                                    | Ir                            | struction                  |                       |   |   | Co | onditio | n Cod | les |   |   |
|------------|----------------------------|---------------------------------------|-----------------------------------------------|-------------------------------|----------------------------|-----------------------|---|---|----|---------|-------|-----|---|---|
| Mnemonic   | Operation                  | Description                           | Mode                                          | Opcode                        | Operand                    | Cycles                | s | X | Н  | T       | N     | Z   | ٧ | С |
| ABA        | Add<br>Accumulators        | A + B ⇒ A                             | INH                                           | 1B                            | _                          | 2                     | _ | _ | Δ  | _       | Δ     | Δ   | Δ | Δ |
| ABX        | Add B to X                 | IX + (00 : B) ⇒ IX                    | INH                                           | ЗА                            | _                          | 3                     | _ | _ | _  | _       | _     | _   | _ | _ |
| ABY        | Add B to Y                 | IY + (00 : B) ⇒ IY                    | INH                                           | 18 3A                         | _                          | 4                     | _ | _ | _  | _       | _     | _   | _ | _ |
| ADCA (opr) | Add with Carry<br>to A     | $A + M + C \Rightarrow A$             | A IMM A DIR A EXT A IND,X A IND,Y             | 89<br>99<br>B9<br>A9<br>18 A9 | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | - | Δ  | _       | Δ     | Δ   | Δ | Δ |
| ADCB (opr) | Add with Carry<br>to B     | $B + M + C \Rightarrow B$             | B IMM<br>B DIR<br>B EXT<br>B IND,X<br>B IND,Y | C9<br>D9<br>F9<br>E9<br>18 E9 | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | - | Δ  | _       | Δ     | Δ   | Δ | Δ |
| ADDA (opr) | Add Memory to<br>A         | A + M ⇒ A                             | A IMM A DIR A EXT A IND,X A IND,Y             | 8B<br>9B<br>BB<br>AB<br>18 AB | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | - | Δ  | _       | Δ     | Δ   | Δ | Δ |
| ADDB (opr) | Add Memory to<br>B         | B+M⇒B                                 | B IMM B DIR B EXT B IND,X B IND,Y             | CB<br>DB<br>FB<br>EB<br>18 EB | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | - | Δ  | _       | Δ     | Δ   | Δ | Δ |
| ADDD (opr) | Add 16-Bit to D            | $D + (M : M + 1) \Rightarrow D$       | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y           | C3<br>D3<br>F3<br>E3          | jj kk<br>dd<br>hh II<br>ff | 4<br>5<br>6<br>6<br>7 | _ | - | -  | -       | Δ     | Δ   | Δ | Δ |
| ANDA (opr) | AND A with<br>Memory       | A•M⇒A                                 | A IMM A DIR A EXT A IND,X A IND,Y             | 84<br>94<br>B4<br>A4<br>18 A4 | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | _ | _  | _       | Δ     | Δ   | 0 | - |
| ANDB (opr) | AND B with<br>Memory       | B•M⇒B                                 | B IMM B DIR B EXT B IND,X B IND,Y             | C4<br>D4<br>F4<br>E4<br>18 E4 | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | _ | -  | _       | Δ     | Δ   | 0 | _ |
| ASL (opr)  | Arithmetic Shift<br>Left   | C b7 b0                               | EXT<br>IND,X<br>IND,Y                         | 78<br>68<br>18 68             | hh II<br>ff<br>ff          | 6<br>6<br>7           | _ | _ | _  | _       | Δ     | Δ   | Δ | Δ |
| ASLA       | Arithmetic Shift<br>Left A | C b7 b0                               | A INH                                         | 48                            | _                          | 2                     | _ | _ | _  | _       | Δ     | Δ   | Δ | Δ |
| ASLB       | Arithmetic Shift<br>Left B | ±++++++++++++++++++++++++++++++++++++ | B INH                                         | 58                            | _                          | 2                     | _ | - | -  | -       | Δ     | Δ   | Δ | Δ |
| ASLD       | Arithmetic Shift<br>Left D | C b7 A b0 b7 B b0                     | INH                                           | 05                            | _                          | 3                     | _ | - | -  | -       | Δ     | Δ   | Δ | Δ |

|                              |                              |                        | Addressing                                    |                               | nstruction                       |                       |   |   | Co       | onditio  | n Cor | lae |   |   |
|------------------------------|------------------------------|------------------------|-----------------------------------------------|-------------------------------|----------------------------------|-----------------------|---|---|----------|----------|-------|-----|---|---|
| Mnemonic                     | Operation                    | Description            | Mode                                          | Opcode                        | Operand                          | Cycles                | S | Х | Н        | 1        | N     | Z   | V | С |
| ASR                          | Arithmetic Shift             |                        | EXT                                           | 77                            | hh II                            | 6                     | _ | _ | <u> </u> | <u> </u> | Δ     | Δ   | Δ | Δ |
|                              | Right                        |                        | IND,X<br>IND,Y                                | 67<br>18 67                   | ff                               | 6<br>7                |   |   |          |          |       |     |   |   |
| ASRA                         | Arithmetic Shift<br>Right A  | 57 b0 C                | A INH                                         | 47                            | _                                | 2                     | _ | - | -        | -        | Δ     | Δ   | Δ | Δ |
| ASRB                         | Arithmetic Shift<br>Right B  | 57 b0 C                | B INH                                         | 57                            | _                                | 2                     | _ | - | -        | -        | Δ     | Δ   | Δ | Δ |
| BCC (rel)                    | Branch if Carry<br>Clear     | ? C = 0                | REL                                           | 24                            | rr                               | 3                     | _ | - | -        | -        | -     | -   | - | 1 |
| BCLR (opr)<br>(msk)          | Clear Bit(s)                 | M • (mm) ⇒ M           | DIR<br>IND,X<br>IND,Y                         | 15<br>1D<br>18 1D             | dd mm<br>ff mm<br>ff mm          | 6<br>7<br>8           | _ | - | -        | -        | Δ     | Δ   | 0 | - |
| BCS (rel)                    | Branch if Carry<br>Set       | ? C = 1                | REL                                           | 25                            | rr                               | 3                     | - | - | -        | -        | -     | -   | - | - |
| BEQ (rel)                    | Branch if = Zero             | ? Z = 1                | REL                                           | 27                            | rr                               | 3                     | _ | _ | _        | _        | _     | _   | _ | _ |
| BGE (rel)                    | Branch if $\Delta$ Zero      | ? N ⊕ V = 0            | REL                                           | 2C                            | rr                               | 3                     | _ | _ | _        | _        | _     | _   | _ | _ |
| BGT (rel)                    | Branch if > Zero             | ? Z + (N ⊕ V) = 0      | REL                                           | 2E                            | rr                               | 3                     | _ | _ | _        | _        | _     | _   | _ | _ |
| BHI (rel)                    | Branch if<br>Higher          | ? C + Z = 0            | REL                                           | 22                            | rr                               | 3                     | - | _ | -        | -        | -     | -   | - | 1 |
| BHS (rel)                    | Branch if<br>Higher or Same  | ? C = 0                | REL                                           | 24                            | rr                               | 3                     | - | - | -        | -        | -     | -   | - | - |
| BITA (opr)                   | Bit(s) Test A<br>with Memory | A • M                  | A IMM<br>A DIR<br>A EXT<br>A IND,X<br>A IND,Y | 85<br>95<br>85<br>A5<br>18 A5 | ii<br>dd<br>hh II<br>ff          | 2<br>3<br>4<br>4<br>5 | _ | - | -        | -        | Δ     | Δ   | 0 | - |
| BITB (opr)                   | Bit(s) Test B<br>with Memory | B•M                    | B IMM<br>B DIR<br>B EXT<br>B IND,X<br>B IND,Y | C5<br>D5<br>F5<br>E5<br>18 E5 | ii<br>dd<br>hh II<br>ff<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | - | -        | -        | Δ     | Δ   | 0 | _ |
| BLE (rel)                    | Branch if $\Delta$ Zero      | ? Z + (N ⊕ V) = 1      | REL                                           | 2F                            | rr                               | 3                     | _ | _ | _        | _        | _     | _   | _ | _ |
| BLO (rel)                    | Branch if Lower              | ? C = 1                | REL                                           | 25                            | rr                               | 3                     | _ | _ | _        | _        | _     | _   | _ | _ |
| BLS (rel)                    | Branch if Lower<br>or Same   | ? C + Z = 1            | REL                                           | 23                            | rr                               | 3                     | - | _ | _        | _        | -     | _   | _ | - |
| BLT (rel)                    | Branch if < Zero             | ? N ⊕ V = 1            | REL                                           | 2D                            | rr                               | 3                     | _ | _ | _        | _        | _     | _   | _ | _ |
| BMI (rel)                    | Branch if Minus              | ? N = 1                | REL                                           | 2B                            | rr                               | 3                     | _ | _ | _        | _        | _     | _   | _ | _ |
| BNE (rel)                    | Branch if not = Zero         | ? Z = 0                | REL                                           | 26                            | rr                               | 3                     | - | - | -        | -        | -     | -   | - | - |
| BPL (rel)                    | Branch if Plus               | ? N = 0                | REL                                           | 2A                            | rr                               | 3                     | _ | _ | _        | _        | _     | _   | _ | _ |
| BRA (rel)                    | Branch Always                | ? 1 = 1                | REL                                           | 20                            | rr                               | 3                     | _ | _ | _        | _        | _     | _   | _ | _ |
| BRCLR(opr)<br>(msk)<br>(rel) | Branch if<br>Bit(s) Clear    | ? M • mm = 0           | DIR<br>IND,X<br>IND,Y                         | 13<br>1F<br>18 1F             | dd mm rr<br>ff mm rr<br>ff mm rr | 6<br>7<br>8           | _ | - | -        | _        | _     | _   | - |   |
| BRN (rel)                    | Branch Never                 | ? 1 = 0                | REL                                           | 21                            | rr                               | 3                     | _ | _ | _        | _        | _     | _   | _ | _ |
| BRSET(opr)<br>(msk)<br>(rel) | Branch if Bit(s)<br>Set      | ? (M) • mm = 0         | DIR<br>IND,X<br>IND,Y                         | 12<br>1E<br>18 1E             | dd mm rr<br>ff mm rr<br>ff mm rr | 6<br>7<br>8           | - | - | -        | -        | -     | -   | - | - |
| BSET (opr)<br>(msk)          | Set Bit(s)                   | $M + mm \Rightarrow M$ | DIR<br>IND,X<br>IND,Y                         | 14<br>1C<br>18 1C             | dd mm<br>ff mm<br>ff mm          | 6<br>7<br>8           | - | - | -        | -        | Δ     | Δ   | 0 | - |
| BSR (rel)                    | Branch to<br>Subroutine      | See Figure 3–2         | REL                                           | 8D                            | rr                               | 6                     | - | - | -        | -        | -     | -   | - | - |
| BVC (rel)                    | Branch if<br>Overflow Clear  | ? V = 0                | REL                                           | 28                            | ıı                               | 3                     | _ | _ | _        | _        | _     | _   | _ | _ |

| Mnemonic   | Operation                         | Description       | Addressing                                    |                                           | Instruction                      |                       |   |   | Co | onditio | on Coo | les |   |   |
|------------|-----------------------------------|-------------------|-----------------------------------------------|-------------------------------------------|----------------------------------|-----------------------|---|---|----|---------|--------|-----|---|---|
| MITEMONIC  | Operation                         | Description       | Mode                                          | Opcode                                    | Operand                          | Cycles                | S | X | Н  | T       | N      | Z   | ٧ |   |
| BVS (rel)  | Branch if<br>Overflow Set         | ? V = 1           | REL                                           | 29                                        | rr                               | 3                     | - | _ | _  | _       | -      | _   | _ | - |
| CBA        | Compare A to B                    | A – B             | INH                                           | 11                                        | _                                | 2                     | _ | _ | _  | _       | Δ      | Δ   | Δ |   |
| CLC        | Clear Carry Bit                   | 0 ⇒ C             | INH                                           | 0C                                        | _                                | 2                     | _ | _ | _  | _       | _      | _   | _ |   |
| CLI        | Clear Interrupt<br>Mask           | 0⇒1               | INH                                           | 0E                                        | _                                | 2                     | - | - | -  | 0       | -      | -   | - |   |
| CLR (opr)  | Clear Memory<br>Byte              | 0 ⇒ M             | EXT<br>IND,X<br>IND,Y                         | 7F<br>6F<br>18 6F                         | hh II<br>ff<br>ff                | 6<br>6<br>7           | - | - | -  | -       | 0      | 1   | 0 |   |
| CLRA       | Clear<br>Accumulator A            | 0 ⇒ A             | A INH                                         | 4F                                        | _                                | 2                     | _ | - | _  | -       | 0      | 1   | 0 |   |
| CLRB       | Clear<br>Accumulator B            | 0 ⇒ B             | B INH                                         | 5F                                        | _                                | 2                     | _ | _ | _  | -       | 0      | 1   | 0 |   |
| CLV        | Clear Overflow<br>Flag            | 0 ⇒ V             | INH                                           | 0A                                        | _                                | 2                     | - | - | -  | -       | -      | -   | 0 | - |
| CMPA (opr) | Compare A to<br>Memory            | A – M             | A IMM A DIR A EXT A IND,X A IND,Y             | 81<br>91<br>B1<br>A1<br>18 A1             | ii<br>dd<br>hh II<br>ff          | 2<br>3<br>4<br>4<br>5 | _ | - | -  | -       | Δ      | Δ   | Δ |   |
| CMPB (opr) | Compare B to<br>Memory            | B – M             | B IMM<br>B DIR<br>B EXT<br>B IND,X<br>B IND,Y | C1<br>D1<br>F1<br>E1<br>18 E1             | ii<br>dd<br>hh II<br>ff<br>ff    | 2<br>3<br>4<br>4<br>5 | _ | - | -  | -       | Δ      | Δ   | Δ |   |
| COM (opr)  | Ones<br>Complement<br>Memory Byte | \$FF – M ⇒ M      | EXT<br>IND,X<br>IND,Y                         | 73<br>63<br>18 63                         | hh II<br>ff<br>ff                | 6<br>6<br>7           | - | _ | -  | -       | Δ      | Δ   | 0 |   |
| COMA       | Ones<br>Complement<br>A           | \$FF – A ⇒ A      | A INH                                         | 43                                        | _                                | 2                     | _ | _ | _  | _       | Δ      | Δ   | 0 |   |
| COMB       | Ones<br>Complement<br>B           | \$FF – B ⇒ B      | B INH                                         | 53                                        | _                                | 2                     | - | - | -  | -       | Δ      | Δ   | 0 |   |
| CPD (opr)  | Compare D to<br>Memory 16-Bit     | D-M:M+1           | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y           | 1A 83<br>1A 93<br>1A B3<br>1A A3<br>CD A3 | jj kk<br>dd<br>hh II<br>ff<br>ff | 5<br>6<br>7<br>7<br>7 | _ | - | -  | -       | Δ      | Δ   | Δ |   |
| CPX (opr)  | Compare X to<br>Memory 16-Bit     | IX – M : M + 1    | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y           | 9C<br>9C<br>BC<br>AC<br>CD AC             | hh II<br>ff                      | 4<br>5<br>6<br>6<br>7 | _ | - | -  | -       | Δ      | Δ   | Δ |   |
| CPY (opr)  | Compare Y to<br>Memory 16-Bit     | IY - M : M + 1    | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y           | 18 8C<br>18 9C<br>18 BC<br>1A AC<br>18 AC | dd<br>hh II<br>ff                | 5<br>6<br>7<br>7<br>7 | _ | - | -  | _       | Δ      | Δ   | Δ |   |
| DAA        | Decimal Adjust<br>A               | Adjust Sum to BCD | INH                                           | 19                                        | _                                | 2                     | _ | - | -  | -       | Δ      | Δ   | Δ |   |
| DEC (opr)  | Decrement<br>Memory Byte          | M – 1 ⇒ M         | EXT<br>IND,X<br>IND,Y                         | 7A<br>6A<br>18 6A                         | ff                               | 6<br>6<br>7           | - | - | -  | -       | Δ      | Δ   | Δ |   |
| DECA       | Decrement<br>Accumulator<br>A     | A – 1 ⇒ A         | A INH                                         | 4A                                        | -                                | 2                     | - | - | -  | -       | Δ      | Δ   | Δ |   |
| DECB       | Decrement<br>Accumulator<br>B     | B – 1 ⇒ B         | B INH                                         | 5A                                        | -                                | 2                     | _ | _ | _  | _       | Δ      | Δ   | Δ |   |

| Mnemonic   | Operation                        | Description                            | Add              | dressing                            |    | Ir                         | struc                     | tion  |                       | Condition Codes |   |   |   |   |   |   |   |
|------------|----------------------------------|----------------------------------------|------------------|-------------------------------------|----|----------------------------|---------------------------|-------|-----------------------|-----------------|---|---|---|---|---|---|---|
| whemonic   | Operation                        | Description                            | '                | Mode                                | Op | code                       | Ope                       | erand | Cycles                | S               | X | Н | I | N | Z | ٧ | С |
| DES        | Decrement<br>Stack Pointer       | SP-1⇒SP                                |                  | INH                                 |    | 34                         |                           | _     | 3                     | _               | _ | _ | _ | - | _ | _ | _ |
| DEX        | Decrement<br>Index Register<br>X | IX – 1 ⇒ IX                            |                  | INH                                 |    | 09                         |                           | _     | 3                     | _               | - | - | - | - | Δ | - | - |
| DEY        | Decrement<br>Index Register<br>Y | IY – 1 ⇒ IY                            |                  | INH                                 | 18 | 09                         |                           | _     | 4                     | _               | _ | - | - | - | Δ | - | - |
| EORA (opr) | Exclusive OR A with Memory       | $A \oplus M \Rightarrow A$             | A<br>A<br>A<br>A | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | 18 | 98<br>98<br>B8<br>A8<br>A8 | ii<br>dd<br>hh I<br>ff    | I     | 2<br>3<br>4<br>4<br>5 | -               | - | - | - | Δ | Δ | 0 | _ |
| EORB (opr) | Exclusive OR B<br>with Memory    | B⊕M⇒B                                  | B<br>B<br>B<br>B | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | 18 | C8<br>D8<br>F8<br>E8       | ii<br>dd<br>hh I<br>ff    | I     | 2<br>3<br>4<br>4<br>5 | _               | _ | - | - | Δ | Δ | 0 | _ |
| FDIV       | Fractional<br>Divide 16 by 16    | $D/IX \Rightarrow IX; r \Rightarrow D$ |                  | INH                                 |    | 03                         |                           | _     | 41                    | -               | - | - | - | - | Δ | Δ | Δ |
| IDIV       | Integer Divide<br>16 by 16       | $D/IX \Rightarrow IX; r \Rightarrow D$ |                  | INH                                 |    | 02                         |                           | _     | 41                    | _               | _ | - | - | _ | Δ | 0 | Δ |
| INC (opr)  | Increment<br>Memory Byte         | M + 1 ⇒ M                              |                  | EXT<br>IND,X<br>IND,Y               | 18 | 7C<br>6C<br>6C             | hh I<br>ff<br>ff          | I     | 6<br>6<br>7           | _               | - | - | - | Δ | Δ | Δ | - |
| INCA       | Increment<br>Accumulator<br>A    | A + 1 ⇒ A                              | A                | INH                                 |    | 4C                         |                           | _     | 2                     | _               | - | - | - | Δ | Δ | Δ | - |
| INCB       | Increment<br>Accumulator<br>B    | B+1⇒B                                  | В                | INH                                 |    | 5C                         |                           | _     | 2                     | _               | _ | - | - | Δ | Δ | Δ | - |
| INS        | Increment<br>Stack Pointer       | SP+1 ⇒SP                               |                  | INH                                 |    | 31                         |                           | _     | 3                     | ı               | - | - | - | _ | - | - | - |
| INX        | Increment<br>Index Register<br>X | IX + 1 ⇒ IX                            |                  | INH                                 |    | 08                         |                           | _     | 3                     | ı               | _ | - | - | _ | Δ | - | - |
| INY        | Increment<br>Index Register<br>Y | IY + 1 ⇒ IY                            |                  | INH                                 | 18 | 08                         |                           | _     | 4                     | _               | - | - | - | - | Δ | - | - |
| JMP (opr)  | Jump                             | See Figure 3–2                         |                  | EXT<br>IND,X<br>IND,Y               | 18 | 7E<br>6E<br>6E             | hh I<br>ff<br>ff          | I     | 3<br>3<br>4           | -               | - | - | - | - | - | - | - |
| JSR (opr)  | Jump to<br>Subroutine            | See Figure 3–2                         |                  | DIR<br>EXT<br>IND,X<br>IND,Y        | 18 | 9D<br>BD<br>AD<br>AD       | dd<br>hh I<br>ff<br>ff    | I     | 5<br>6<br>6<br>7      | _               | _ | _ | _ | _ | _ | _ | - |
| LDAA (opr) | Load<br>Accumulator<br>A         | M⇒A                                    | A<br>A<br>A<br>A | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | 18 | 86<br>96<br>B6<br>A6<br>A6 | ii<br>dd<br>hh I<br>ff    | I     | 2<br>3<br>4<br>4<br>5 | _               | _ | - | - | Δ | Δ | 0 | _ |
| LDAB (opr) | Load<br>Accumulator<br>B         | M⇒B                                    | B<br>B<br>B<br>B | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | 18 | C6<br>D6<br>F6<br>E6       | ii<br>dd<br>hh I<br>ff    | I     | 2<br>3<br>4<br>4<br>5 | _               | _ | _ | _ | Δ | Δ | 0 | _ |
| LDD (opr)  | Load Double<br>Accumulator<br>D  | $M \Rightarrow A, M + 1 \Rightarrow B$ |                  | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | 18 | CC<br>DC<br>FC<br>EC<br>EC | jj kk<br>dd<br>hh l<br>ff |       | 3<br>4<br>5<br>5<br>6 | _               | _ | _ | _ | Δ | Δ | 0 | _ |

| Managia    | Operation                          | Description                            | Addressing                                    | Instruction                               |                            |                       | Condition Codes |   |   |   |   |   |   |   |
|------------|------------------------------------|----------------------------------------|-----------------------------------------------|-------------------------------------------|----------------------------|-----------------------|-----------------|---|---|---|---|---|---|---|
| Mnemonic   | Operation                          | Description                            | Mode                                          | Opcode                                    | Operand                    | Cycles                | S               | X | Н | 1 | N | Z | ٧ | С |
| LDS (opr)  | Load Stack<br>Pointer              | M:M+1⇒SP                               | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y           | 8E<br>9E<br>BE<br>AE<br>18 AE             | jj kk<br>dd<br>hh II<br>ff | 3<br>4<br>5<br>5      | _               | _ | _ | _ | Δ | Δ | 0 | _ |
| LDX (opr)  | Load Index<br>Register<br>X        | M : M + 1 ⇒ IX                         | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y           | CE<br>DE<br>FE<br>EE<br>CD EE             | jj kk<br>dd<br>hh II<br>ff | 3<br>4<br>5<br>5<br>6 | -               | - | - | - | Δ | Δ | 0 | _ |
| LDY (opr)  | Load Index<br>Register<br>Y        | $M: M+1 \Rightarrow IY$                | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y           | 18 CE<br>18 DE<br>18 FE<br>1A EE<br>18 EE | jj kk<br>dd<br>hh II<br>ff | 4<br>5<br>6<br>6      | 1               | _ | - | - | Δ | Δ | 0 | _ |
| LSL (opr)  | Logical Shift<br>Left              | D+                                     | EXT<br>IND,X<br>IND,Y                         | 78<br>68<br>18 68                         | hh II<br>ff<br>ff          | 6<br>6<br>7           | ı               | - | - | - | Δ | Δ | Δ | Δ |
| LSLA       | Logical Shift<br>Left A            | 0<br>C b7 b0                           | A INH                                         | 48                                        | _                          | 2                     | _               | - | - | - | Δ | Δ | Δ | Δ |
| LSLB       | Logical Shift<br>Left B            | D+C b7 b0                              | B INH                                         | 58                                        | _                          | 2                     | -               | _ | - | - | Δ | Δ | Δ | Δ |
| LSLD       | Logical Shift<br>Left Double       | C b7 A b0 b7 B b0                      | INH                                           | 05                                        | _                          | 3                     | -               | - | - | - | Δ | Δ | Δ | Δ |
| LSR (opr)  | Logical Shift<br>Right             | 0 <del>→</del> 1111111 → 12<br>b7 b0 C | EXT<br>IND,X<br>IND,Y                         | 74<br>64<br>18 64                         | hh II<br>ff<br>ff          | 6<br>6<br>7           | _               | - | - | - | 0 | Δ | Δ | Δ |
| LSRA       | Logical Shift<br>Right A           | 0+01-10-C                              | A INH                                         | 44                                        | _                          | 2                     | _               | - | - | - | 0 | Δ | Δ | Δ |
| LSRB       | Logical Shift<br>Right B           | 0+11111+11<br>b7 b0 C                  | B INH                                         | 54                                        | _                          | 2                     | -               | - | - | - | 0 | Δ | Δ | Δ |
| LSRD       | Logical Shift<br>Right Double      | 0+1111+111+11<br>b7 A b0 b7 B b0 C     | INH                                           | 04                                        | _                          | 3                     | _               | _ | _ | - | 0 | Δ | Δ | Δ |
| MUL        | Multiply 8 by 8                    | $A * B \Rightarrow D$                  | INH                                           | 3D                                        | _                          | 10                    | _               | _ | _ | _ | _ | _ | _ | Δ |
| NEG (opr)  | Two's<br>Complement<br>Memory Byte | 0 – M ⇒ M                              | EXT<br>IND,X<br>IND,Y                         | 70<br>60<br>18 60                         | hh II<br>ff<br>ff          | 6<br>6<br>7           | _               | - | - | - | Δ | Δ | Δ | Δ |
| NEGA       | Two's<br>Complement<br>A           | 0 – A ⇒ A                              | A INH                                         | 40                                        | _                          | 2                     | -               | _ | - | - | Δ | Δ | Δ | Δ |
| NEGB       | Two's<br>Complement<br>B           | 0 – B ⇒ B                              | B INH                                         | 50                                        | _                          | 2                     | _               | - | _ | - | Δ | Δ | Δ | Δ |
| NOP        | No operation                       | No Operation                           | INH                                           | 01                                        | _                          | 2                     | _               | _ | _ | _ | _ | _ | _ | _ |
| ORAA (opr) | OR<br>Accumulator<br>A (Inclusive) | A + M ⇒ A                              | A IMM<br>A DIR<br>A EXT<br>A IND,X<br>A IND,Y | 8A<br>9A<br>BA<br>AA<br>18 AA             | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _               | _ | _ | - | Δ | Δ | 0 | _ |
| ORAB (opr) | OR<br>Accumulator<br>B (Inclusive) | B+M⇒B                                  | B IMM<br>B DIR<br>B EXT<br>B IND,X<br>B IND,Y | CA<br>DA<br>FA<br>EA<br>18 EA             | ii<br>dd<br>hh II<br>ff    | 2<br>3<br>4<br>4<br>5 | _               | _ | _ | _ | Δ | Δ | 0 | _ |

|            |                                    | <del> </del>                        |                  |                                     |     |                            |                               |                       |   | Condition Codes |   |        |       |          |   |        |
|------------|------------------------------------|-------------------------------------|------------------|-------------------------------------|-----|----------------------------|-------------------------------|-----------------------|---|-----------------|---|--------|-------|----------|---|--------|
| Mnemonic   | Operation                          | Description                         | I                | ressing<br>lode                     | 000 |                            | Struction                     | Oveles                | S | Х               | H | nditio | n Coo | les<br>Z | v | _      |
| PSHA       | Push A onto<br>Stack               | A ⇒ Stk,SP = SP – 1                 |                  | INH                                 | Орс | 36                         | Operand<br>—                  | Cycles<br>3           | _ | _               | _ | _      |       | _        | _ | _<br>_ |
| PSHB       | Push B onto<br>Stack               | B ⇒ Stk,SP = SP – 1                 | В                | INH                                 |     | 37                         | -                             | 3                     | _ | _               | _ | _      | -     | _        | _ | _      |
| PSHX       | Push X onto<br>Stack (Lo<br>First) | IX ⇒ Stk,SP = SP – 2                |                  | INH                                 |     | 3C                         | _                             | 4                     | _ | _               | _ | _      | _     | _        | _ | _      |
| PSHY       | Push Y onto<br>Stack (Lo<br>First) | IY ⇒ Stk,SP = SP – 2                |                  | INH                                 | 18  | 3C                         | _                             | 5                     | _ | _               | - | -      | _     | _        | _ | _      |
| PULA       | Pull A from<br>Stack               | $SP = SP + 1$ , $A \leftarrow Stk$  | A                | INH                                 |     | 32                         | _                             | 4                     | - | -               | - | -      | -     | -        | - | -      |
| PULB       | Pull B from<br>Stack               | $SP = SP + 1, B \Leftarrow Stk$     | В                | INH                                 |     | 33                         | _                             | 4                     | _ | _               | - | -      | -     | -        | - | _      |
| PULX       | Pull X From<br>Stack (Hi<br>First) | $SP = SP + 2$ , $IX \leftarrow Stk$ |                  | INH                                 |     | 38                         | _                             | 5                     | _ | _               | _ | _      | -     | _        | _ | _      |
| PULY       | Pull Y from<br>Stack (Hi<br>First) | $SP = SP + 2$ , $IY \leftarrow Stk$ |                  | INH                                 | 18  | 38                         | _                             | 6                     | _ | _               | - | -      | _     | _        | _ | _      |
| ROL (opr)  | Rotate Left                        | C b7 b0                             |                  | EXT<br>IND,X<br>IND,Y               | 18  | 79<br>69<br>69             | hh II<br>ff<br>ff             | 6<br>6<br>7           | _ | _               | - | -      | Δ     | Δ        | Δ | Δ      |
| ROLA       | Rotate Left A                      | C b7 b0                             | Α                | INH                                 |     | 49                         | _                             | 2                     | _ | _               | - | -      | Δ     | Δ        | Δ | Δ      |
| ROLB       | Rotate Left B                      | -G <del>mm9</del> -                 | В                | INH                                 |     | 59                         | _                             | 2                     | _ | _               | - | -      | Δ     | Δ        | Δ | Δ      |
| ROR (opr)  | Rotate Right                       | b7 b0 C                             |                  | EXT<br>IND,X<br>IND,Y               | 18  | 76<br>66<br>66             | hh II<br>ff<br>ff             | 6<br>6<br>7           | _ | _               | - | -      | Δ     | Δ        | Δ | Δ      |
| RORA       | Rotate Right A                     | 57 b0 C                             | Α                | INH                                 |     | 46                         | _                             | 2                     | _ | _               | - | -      | Δ     | Δ        | Δ | Δ      |
| RORB       | Rotate Right B                     | 57 b0 C                             | В                | INH                                 |     | 56                         | _                             | 2                     | _ | _               | - | -      | Δ     | Δ        | Δ | Δ      |
| RTI        | Return from<br>Interrupt           | See Figure 3–2                      |                  | INH                                 |     | 3B                         | _                             | 12                    | Δ | 1               | Δ | Δ      | Δ     | Δ        | Δ | Δ      |
| RTS        | Return from<br>Subroutine          | See Figure 3–2                      |                  | INH                                 |     | 39                         | _                             | 5                     | _ | _               | _ | _      | _     | -        | _ | _      |
| SBA        | Subtract B from<br>A               | A – B ⇒ A                           |                  | INH                                 |     | 10                         | _                             | 2                     | _ | _               | - | -      | Δ     | Δ        | Δ | Δ      |
| SBCA (opr) | Subtract with<br>Carry from A      | A - M - C ⇒ A                       | A<br>A<br>A<br>A | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | 18  | 92<br>B2<br>A2<br>A2       | ii<br>dd<br>hh II<br>ff<br>ff | 2<br>3<br>4<br>4<br>5 | _ | -               | - | _      | Δ     | Δ        | Δ | Δ      |
| SBCB (opr) | Subtract with<br>Carry from B      | B-M-C⇒B                             | B<br>B<br>B<br>B | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | 18  | C2<br>D2<br>F2<br>E2<br>E2 | ii<br>dd<br>hh II<br>ff       | 2<br>3<br>4<br>4<br>5 | _ | -               | - | -      | Δ     | Δ        | Δ | Δ      |
| SEC        | Set Carry                          | 1⇒C                                 |                  | INH                                 |     | 0D                         | _                             | 2                     | _ |                 |   |        |       |          |   | 1      |
| SEI        | Set Interrupt<br>Mask              | 1⇒I                                 |                  | INH                                 |     | 0F                         | _                             | 2                     | _ | _               | _ | 1      | _     | _        | _ | _      |
| SEV        | Set Overflow<br>Flag               | 1 ⇒ V                               |                  | INH                                 |     | 0B                         | _                             | 2                     | _ | _               | - | -      | _     | _        | 1 | -      |

| Manageria  | 0                              | Description                            | A                | ddressing                           | Instruction          |                            |                                  | Condition Codes       |   |   |   |   |   |   |   |   |
|------------|--------------------------------|----------------------------------------|------------------|-------------------------------------|----------------------|----------------------------|----------------------------------|-----------------------|---|---|---|---|---|---|---|---|
| Mnemonic   | Operation                      | Description                            |                  | Mode                                | 0                    | pcode                      | Operand                          | Cycles                | S | X | н | T | N | Z | ٧ | С |
| STAA (opr) | Store<br>Accumulator<br>A      | A⇒M                                    | A<br>A<br>A      | DIR<br>EXT<br>IND,X<br>IND,Y        | 18                   | 97<br>B7<br>A7<br>A7       | dd<br>hh II<br>ff<br>ff          | 3<br>4<br>4<br>5      | _ | _ | _ | _ | Δ | Δ | 0 | _ |
| STAB (opr) | Store<br>Accumulator<br>B      | B⇒M                                    | B<br>B<br>B      | DIR<br>EXT<br>IND,X<br>IND,Y        | 18                   | D7<br>F7<br>E7<br>E7       | dd<br>hh II<br>ff<br>ff          | 3<br>4<br>4<br>5      | 1 | _ | _ | _ | Δ | Δ | 0 | _ |
| STD (opr)  | Store<br>Accumulator<br>D      | $A \Rightarrow M, B \Rightarrow M + 1$ |                  | DIR<br>EXT<br>IND,X<br>IND,Y        | 18                   | DD<br>FD<br>ED<br>ED       | dd<br>hh II<br>ff<br>ff          | 4<br>5<br>6           | 1 | _ | _ | - | Δ | Δ | 0 | - |
| STOP       | Stop Internal<br>Clocks        | _                                      |                  | INH                                 |                      | CF                         | _                                | 2                     | - | - | - | - | - | - | - | - |
| STS (opr)  | Store Stack<br>Pointer         | SP ⇒ M : M + 1                         |                  | DIR<br>EXT<br>IND,X<br>IND,Y        | 18                   | 9F<br>BF<br>AF<br>AF       | dd<br>hh II<br>ff<br>ff          | 4<br>5<br>5<br>6      | - | _ | - | - | Δ | Δ | 0 | _ |
| STX (opr)  | Store Index<br>Register X      | IX ⇒ M : M + 1                         |                  | DIR<br>EXT<br>IND,X<br>IND,Y        | CD                   | DF<br>FF<br>EF<br>EF       | dd<br>hh II<br>ff<br>ff          | 4<br>5<br>5<br>6      | 1 | _ | _ | _ | Δ | Δ | 0 | _ |
| STY (opr)  | Store Index<br>Register Y      | IY ⇒ M : M + 1                         |                  | DIR<br>EXT<br>IND,X<br>IND,Y        | 18<br>18<br>1A<br>18 | DF<br>FF<br>EF<br>EF       | dd<br>hh II<br>ff<br>ff          | 5<br>6<br>6           | _ | _ | _ | _ | Δ | Δ | 0 | _ |
| SUBA (opr) | Subtract<br>Memory from<br>A   | A – M ⇒ A                              | A<br>A<br>A<br>A | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | 18                   | 80<br>90<br>B0<br>A0<br>A0 | ii<br>dd<br>hh II<br>ff          | 2<br>3<br>4<br>4<br>5 | - | _ | _ | _ | Δ | Δ | Δ | Δ |
| SUBB (opr) | Subtract<br>Memory from<br>B   | B-M⇒B                                  | A<br>A<br>A<br>A | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | 18                   | C0<br>D0<br>F0<br>E0       | ii<br>dd<br>hh II<br>ff<br>ff    | 2<br>3<br>4<br>4<br>5 | 1 | - | - | - | Δ | Δ | Δ | Δ |
| SUBD (opr) | Subtract<br>Memory from<br>D   | D – M : M + 1 ⇒ D                      |                  | IMM<br>DIR<br>EXT<br>IND,X<br>IND,Y | 18                   | 83<br>93<br>B3<br>A3<br>A3 | jj kk<br>dd<br>hh II<br>ff<br>ff | 4<br>5<br>6<br>6<br>7 | 1 | _ | - | - | Δ | Δ | Δ | Δ |
| SWI        | Software<br>Interrupt          | See Figure 3–2                         |                  | INH                                 |                      | 3F                         | _                                | 14                    | - | - | - | 1 | - | - | - | _ |
| TAB        | Transfer A to B                | A⇒B                                    |                  | INH                                 |                      | 16                         | _                                | 2                     | _ | _ | _ | _ | Δ | Δ | 0 | _ |
| TAP        | Transfer A to<br>CC Register   | A⇒CCR                                  |                  | INH                                 |                      | 06                         | _                                | 2                     | Δ | Ţ | Δ | Δ | Δ | Δ | Δ | Δ |
| TBA        | Transfer B to A                | B⇒A                                    |                  | INH                                 |                      | 17                         | _                                | 2                     | _ | _ | _ | _ | Δ | Δ | 0 | _ |
| TEST       | TEST (Only in<br>Test Modes)   | Address Bus Counts                     |                  | INH                                 |                      | 00                         | _                                |                       | - | - | - | - | - | - | _ | - |
| TPA        | Transfer CC<br>Register to A   | CCR ⇒ A                                |                  | INH                                 |                      | 07                         | _                                | 2                     | _ | _ | - | _ | _ | _ | _ | _ |
| TST (opr)  | Test for Zero or<br>Minus      | M – 0                                  |                  | EXT<br>IND,X<br>IND,Y               | 18                   | 7D<br>6D<br>6D             | hh II<br>ff<br>ff                | 6<br>6<br>7           | _ | _ | _ | _ | Δ | Δ | 0 | 0 |
| TSTA       | Test A for Zero<br>or Minus    | A – 0                                  | Α                | INH                                 |                      | 4D                         | _                                | 2                     | - | - | - | - | Δ | Δ | 0 | 0 |
| TSTB       | Test B for Zero or Minus       | B – 0                                  | В                | INH                                 |                      | 5D                         | _                                | 2                     | _ | - | - | - | Δ | Δ | 0 | 0 |
| TSX        | Transfer Stack<br>Pointer to X | SP+1⇒IX                                |                  | INH                                 |                      | 30                         | _                                | 3                     | _ | _ | _ | _ | _ | _ | _ | _ |

| Mnemonic  | Operation                      | Description                          | Addressing |     | In  | struction |        |   |   | Co | nditio | n Cod | les |   |   |
|-----------|--------------------------------|--------------------------------------|------------|-----|-----|-----------|--------|---|---|----|--------|-------|-----|---|---|
| Minemonic | Operation                      | Description                          | Mode       | Орс | ode | Operand   | Cycles | S | X | н  | -1     | N     | Z   | ٧ | С |
| TSY       | Transfer Stack<br>Pointer to Y | SP + 1 ⇒ IY                          | INH        | 18  | 30  | _         | 4      | _ | _ | _  | _      | -     | _   | _ | _ |
| TXS       | Transfer X to<br>Stack Pointer | IX – 1 ⇒ SP                          | INH        |     | 35  | _         | 3      | _ | _ | -  | -      | _     | _   | - | _ |
| TYS       | Transfer Y to<br>Stack Pointer | IY – 1 ⇒ SP                          | INH        | 18  | 35  | _         | 4      | _ | _ | -  | -      | -     | _   | - | _ |
| WAI       | Wait for<br>Interrupt          | Stack Regs & WAIT                    | INH        |     | 3E  | _         |        | _ | _ | -  | -      | _     | _   | - | _ |
| XGDX      | Exchange D<br>with X           | $IX \Rightarrow D, D \Rightarrow IX$ | INH        |     | 8F  | _         | 3      | _ | - | -  | -      | _     | _   | - | _ |
| XGDY      | Exchange D<br>with Y           | $IY \Rightarrow D, D \Rightarrow IY$ | INH        | 18  | 8F  | _         | 4      | _ | _ | _  | _      | _     | _   | _ | _ |

#### Cycle

- Infinity or until reset occurs
- \*\* 12 cycles are used beginning with the opcode fetch. A wait state is entered which remains in effect for an integer number of MPU E-clock cycles (n) until an interrupt is recognized. Finally, two additional cycles are used to fetch the appropriate interrupt vector (14 + n total).

#### Operands

dd = 8-bit direct address (\$0000-\$00FF) (high byte assumed to be \$00)

ff = 8-bit positive offset \$00 (0) to \$FF (255) (is added to index)

hh = High-order byte of 16-bit extended address

ii = One byte of immediate data

jj = High-order byte of 16-bit immediate data kk = Low-order byte of 16-bit immediate data II = Low-order byte of 16-bit extended address

mm = 8-bit mask (set bits to be affected)

rr = Signed relative offset \$80 (-128) to \$7F (+127)

(offset relative to address following machine code offset byte))

#### Operators

() Contents of register shown inside parentheses

← Is transferred to

Is pulled from stack

↓ Is pushed onto stack

Boolean AND

Arithmetic addition symbol except where used as inclusive-OR symbol in Boolean formula

Exclusive-OR

Multiply

: Concatenation

Arithmetic subtraction symbol or negation symbol (two's complement)

#### Condition Codes

Bit not changed

0 Bit always cleared

1 Bit always set

Δ Bit cleared or set, depending on operation

↓ Bit can be cleared, cannot become set

### **Special Operations**

### JSR, JUMP TO SUBROUTINE



#### BSR, BRANCH TO SUBROUTINE



# RTS, RETURN FROM SUBROUTINE



#### RTI, RETURN FROM INTERRUPT



#### SWI, SOFTWARE INTERRUPT



#### LEGEND:

- RTN = ADDRESS OF NEXT INSTRUCTION IN MAIN PROGRAM TO BE EXECUTED UPON RETURN FROM SUBROUTINE
- RTN<sub>H</sub> = MOST SIGNIFICANT BYTE OF RETURN ADDRESS
- RTN = LEAST SIGNIFICANT BYTE OF RETURN ADDRESS
  - 1 = STACK POINTER POSITION AFTER OPERATION IS COMPLETE
  - dd = 8-BIT DIRECT ADDRESS (\$0000-\$00FF) (HIGH BYTE ASSUMED TO BE \$00)
  - ff = 8-BIT POSITIVE OFFSET \$00 (0) TO \$FF (255) IS ADDED TO INDEX
  - hh = HIGH-ORDER BYTE OF 16-BIT EXTENDED ADDRESS
  - II = LOW-ORDER BYTE OF 16-BIT EXTENDED ADDRESS
  - rr = SIGNED RELATIVE OFFSET \$80 (-128) TO \$7F (+127) (OFFSET RELATIVE TO THE ADDRESS FOLLOWING THE MACHINE CODE OFFSET BYTE)

# **M68HC11E Series Registers**

Summary of the M68HC11E registers. Note that the 128-byte register block can be remapped to any 4K boundary

| Addr.   | Register Name                            |                 | BIt 7 | 6                                     | 5     | 4           | 3               | 2     | 1     | BIt 0 |
|---------|------------------------------------------|-----------------|-------|---------------------------------------|-------|-------------|-----------------|-------|-------|-------|
| \$1000  | Port A Data Register<br>(PORTA)          | Read:<br>Write: | PA7   | PA6                                   | PA5   | PA4         | PA3             | PA2   | PA1   | PA0   |
|         | (i oilin)                                | Reset:          | I     | 0                                     | 0     | 0           | I               | I     | I     | I     |
| \$1001  | Reserved                                 |                 | R     | R                                     | R     | R           | R               | R     | R     | R     |
|         |                                          | •               |       |                                       |       |             |                 |       |       |       |
| \$1002  | Parallel I/O Control Register<br>(PIOC)  | Read:<br>Write: | STAF  | STAI                                  | CWOM  | HNDS        | OIN             | PLS   | EGA   | INVB  |
|         | (1100)                                   | Reset:          | 0     | 0                                     | 0     | 0           | 0               | U     | 1     | 1     |
| \$1003  | Port C Data Register<br>(PORTC)          | Read:<br>Write: | PC7   | PC6                                   | PC5   | PC4         | PC3             | PC2   | PC1   | PC0   |
|         | (1 5111 5)                               | Reset:          |       |                                       |       | Indetermina | ate after reset |       |       |       |
| \$1004  | Port B Data Register<br>(PORTB)          | Read:<br>Write: | PB7   | PB6                                   | PB5   | PB4         | PB3             | PB2   | PB1   | PB0   |
|         | (FOITIB)                                 | Reset:          | 0     | 0                                     | 0     | 0           | 0               | 0     | 0     | 0     |
| \$1005  | Port C Latched Register<br>(PORTCL)      | Read:<br>Write: | PCL7  | PCL6                                  | PCL5  | PCL4        | PCL3            | PCL2  | PCL1  | PCL0  |
|         | (1 011102)                               | Reset:          |       |                                       |       | Indetermina | ate after reset |       |       |       |
| \$1006  | Reserved                                 |                 | R     | R                                     | R     | R           | R               | R     | R     | R     |
|         |                                          |                 |       |                                       |       |             |                 |       |       |       |
| \$1007  | Port C Data Direction Register<br>(DDRC) | Read:<br>Write: | DDRC7 | DDRC6                                 | DDRC5 | DDRC4       | DDRC3           | DDRC2 | DDRC1 | DDRC0 |
|         | (55110)                                  | Reset:          | 0     | 0                                     | 0     | 0           | 0               | 0     | 0     | 0     |
| \$1008  | Port D Data Register<br>(PORTD)          | Read:<br>Write: | 0     | 0                                     | PD5   | PD4         | PD3             | PD2   | PD1   | PD0   |
|         | (FORTE)                                  | Reset:          | U     | U                                     | I     | I           | I               | I     | I     | I     |
| \$1009  | Port D Data Direction Register<br>(DDRD) | Read:<br>Write: |       |                                       | DDRD5 | DDRD4       | DDRD3           | DDRD2 | DDRD1 | DDRD0 |
|         | (DDND)                                   | Reset:          | 0     | 0                                     | 0     | 0           | 0               | 0     | 0     | 0     |
| \$100A  | Port E Data Register                     | Read:<br>Write: | PE7   | PE6                                   | PE5   | PE4         | PE3             | PE2   | PE1   | PE0   |
| (PORTE) |                                          |                 |       | · · · · · · · · · · · · · · · · · · · |       | Indetermina | ate after reset |       |       |       |

### **Hexadecimal to ASCII Conversion**

| Hex  | ASCII       | Hex  | ASCII    | Hex  | ASCII   | Hex  | ASCII         |
|------|-------------|------|----------|------|---------|------|---------------|
| \$00 | NUL         | \$20 | SP space | \$40 | @       | \$60 | grave         |
| \$01 | SOH         | \$21 | !        | \$41 | А       | \$61 | а             |
| \$02 | STX         | \$22 | " quote  | \$42 | В       | \$62 | b             |
| \$03 | ETX         | \$23 | #        | \$43 | С       | \$63 | С             |
| \$04 | EOT         | \$24 | \$       | \$44 | D       | \$64 | d             |
| \$05 | ENQ         | \$25 | %        | \$45 | Е       | \$65 | е             |
| \$06 | ACK         | \$26 | &        | \$46 | F       | \$66 | f             |
| \$07 | BEL beep    | \$27 | ' apost. | \$47 | G       | \$67 | g             |
| \$08 | BS back sp  | \$28 | (        | \$48 | Н       | \$68 | h             |
| \$09 | HT tab      | \$29 | )        | \$49 | I       | \$69 | i             |
| \$0A | LF linefeed | \$2A | *        | \$4A | J       | \$6A | j             |
| \$0B | VT          | \$2B | +        | \$4B | К       | \$6B | k             |
| \$0C | FF          | \$2C | , comma  | \$4C | L       | \$6C | I             |
| \$0D | CR return   | \$2D | - dash   | \$4D | М       | \$6D | m             |
| \$0E | SO          | \$2E | . period | \$4E | N       | \$6E | n             |
| \$0F | SI          | \$2F | /        | \$4F | 0       | \$6F | 0             |
| \$10 | DLE         | \$30 | 0        | \$50 | Р       | \$70 | р             |
| \$11 | DC1         | \$31 | 1        | \$51 | Q       | \$71 | q             |
| \$12 | DC2         | \$32 | 2        | \$52 | R       | \$72 | r             |
| \$13 | DC3         | \$33 | 3        | \$53 | S       | \$73 | s             |
| \$14 | DC4         | \$34 | 4        | \$54 | Т       | \$74 | t             |
| \$15 | NAK         | \$35 | 5        | \$55 | U       | \$75 | u             |
| \$16 | SYN         | \$36 | 6        | \$56 | V       | \$76 | v             |
| \$17 | ETB         | \$37 | 7        | \$57 | W       | \$77 | w             |
| \$18 | CAN         | \$38 | 8        | \$58 | Х       | \$78 | х             |
| \$19 | EM          | \$39 | 9        | \$59 | Y       | \$79 | у             |
| \$1A | SUB         | \$3A | :        | \$5A | Z       | \$7A | z             |
| \$1B | ESCAPE      | \$3B | ;        | \$5B | ]       | \$7B | {             |
| \$1C | FS          | \$3C | <        | \$5C | ١       | \$7C | I             |
| \$1D | GS          | \$3D | =        | \$5D | ]       | \$7D | }             |
| \$1E | RS          | \$3E | >        | \$5E | ^       | \$7E | ~             |
| \$1F | US          | \$3F | ?        | \$5F | _ under | \$7F | DEL<br>delete |

#### **Hexadecimal to Decimal Conversion**

To convert a hexadecimal number (up to four hexadecimal digits) to decimal, look up the decimal equivalent of each hexadecimal digit. The decimal equivalent of the original hexadecimal number is the sum of the weights found in the table for all hexadecimal digits.

To convert a decimal number (up to 65,535<sub>10</sub>) to hexadecimal, find the largest decimal number that is less than or equal to the number you are converting. The corresponding hexadecimal digit is the most significant hexadecimal digit of the result. Subtract the decimal number found from the original decimal number to get the *remaining decimal value*. Repeat the procedure using the remaining decimal value for each subsequent hexadecimal digit.

| 15  | В         | it  | 8         | 7   | В         | it  | 0         |
|-----|-----------|-----|-----------|-----|-----------|-----|-----------|
| 15  | 12        | 11  | 8         | 7   | 4         | 3   | 0         |
| 4th | Hex Digit | 3rd | Hex Digit | 2nd | Hex Digit | 1st | Hex Digit |
| Hex | Decimal   | Hex | Decimal   | Hex | Decimal   | Hex | Decimal   |
| 0   | 0         | 0   | 0         | 0   | 0         | 0   | 0         |
| 1   | 4,096     | 1   | 256       | 1   | 16        | 1   | 1         |
| 2   | 8,192     | 2   | 512       | 2   | 32        | 2   | 2         |
| 3   | 12,288    | 3   | 768       | 3   | 48        | 3   | 3         |
| 4   | 16,384    | 4   | 1,024     | 4   | 64        | 4   | 4         |
| 5   | 20,480    | 5   | 1,280     | 5   | 80        | 5   | 5         |
| 6   | 24,576    | 6   | 1,536     | 6   | 96        | 6   | 6         |
| 7   | 28,672    | 7   | 1,792     | 7   | 112       | 7   | 7         |
| 8   | 32,768    | 8   | 2,048     | 8   | 128       | 8   | 8         |
| 9   | 36,864    | 9   | 2,304     | 9   | 144       | 9   | 9         |
| Α   | 40,960    | Α   | 2,560     | Α   | 160       | Α   | 10        |
| В   | 45,056    | В   | 2,816     | В   | 176       | В   | 11        |
| С   | 49,152    | С   | 3,072     | С   | 192       | С   | 12        |
| D   | 53,248    | D   | 3,328     | D   | 208       | D   | 13        |
| E   | 57,344    | Е   | 3,484     | Е   | 224       | Е   | 14        |
| F   | 61,440    | F   | 3,840     | F   | 240       | F   | 15        |



#### How to Reach Us:

Home Page:

www.freescale.com

support@freescale.com

USA/Europe or Locations Not Listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc. 2005 All rights reserved.

M68HC11FRG Rev. 2.1, 07/2005

